at Intel in Springfield, Illinois, United States
Join Intel and build a better tomorrow!
Intel is in the midst of an exciting transformation, with a vision to create and extend computing technology to connect and enrich the lives of every person on Earth. So, join us and help us create the next generation of technologies that will shape the future for decades to come.
LTD Test develops electrical test programs for all X-chip and Shuttle ETest, Sort, Class and Burn-In modules. We support all LTD and ICF programs and customers.
LTD Product Development Engineers interface with Design, Device, Design Validation, Yield and Reliability groups throughout the development cycle to develop content to drive process development, improve design for test and reduce cost.
We have immediate positions available in Sort Cache (SRAM, Logic), Collateral (IO, PLL, ROS, etc.), Parametric (ETest) Testing and Scribeline Layout design areas.
This is an entry level position and compensation will be given accordingly.
The ideal candidate will demonstrate the following skills:
+ Strong communication skills
+ Analysis of complex process issues
+ Proven problem solving and solutions focused
+ Demonstrated work in a dynamic team environment and flexible to handle ambiguity and diverse tasks.
This position does not include relocation support.
You must possess the minimum qualifications below to be initially be considered for this position. Preferred qualifications are in addition to the minimum requirements and are considered a plus factor in identifying top candidates. Experience listed below would be obtained through a combination of your school work, classes, research and or relevant previous job and or internship experiences.
- PhD degree with 6+ months of experience OR a MS degree with 1+ years experience in Electrical Engineering, Physics, Computer Engineering, Computer Science
- 6+ months experience (PhD) OR 1 year (MS) in 1 or more of the following areas:
+ Electrical test equipment and instrumentation
+ Device design, layout or characterization
+ Hands on familiarity with Cadence Virtuoso Layout tools and design validation methods.
- 6+ months experience in one or more of the following:
+ Device characterization and instrument measurements, including Semiconductor Parametric Analyzer
+ Test system development, validation or characterizing electronic equipment for complex automated systems and experiments.
+ Keysight 408x or Advantest 93k parametric test systems.
+ SKIL code for layout generation
Inside this Business Group
As the world’s largest chip manufacturer, Intel strives to make every facet of semiconductor manufacturing state-of-the-art — from semiconductor process development and manufacturing, through yield improvement to packaging, final test and optimization, and world class Supply Chain and facilities support. Employees in the Technology Development and Manufacturing Group are part of a worldwide network of design, development, manufacturing, and assembly/test facilities, all focused on utilizing the power of Moore’s Law to bring smart, connected devices to every person on Earth.
All qualified applicants will receive consideration for employment without regard to race, color, religion, religious creed, sex, national origin, ancestry, age, physical or mental disability, medical condition, genetic information, military and veteran status, marital status, pregnancy, gender, gender expression, gender identity, sexual orientation, or any other characteristic protected by local law, regulation, or ordinance.
We offer a total compensation package that ranks among the best in the industry. It consists of competitive pay, stock, bonuses, as well as, benefit programs which include health, retirement, and vacation. Find more information about all of our Amazing Benefits here. (https://jobs.intel.com/en/benefits)